# **Virtual Prototyping Question Bank Additional**

## Disclaimer:

This answer script contains solutions they may not cover all possible cases, edge conditions, or optimizations. Students are encouraged to understand the solutions thoroughly, modify them as needed, and apply them responsibly in their studies. The correctness, completeness, and effectiveness of the solutions are subject to verification by students and educators. The authors and providers of this answer script do not assume any liability for the consequences, direct or indirect, arising from the use of these solutions.

# 1. Distinguish between ASIC and FPGA.

| Aspect                   | ASIC                                           | FPGA                                             |
|--------------------------|------------------------------------------------|--------------------------------------------------|
| Design and Customization | Custom-designed for specific applications      | Programmable and reconfigurable                  |
| Flexibility              | Low flexibility once manufactured              | High flexibility with reprogramming ability      |
| Time to Market           | Longer design cycle, higher upfront costs      | Shorter time-to-market, lower upfront costs      |
| Cost                     | Cost-effective for high-volume production      | Higher per-unit cost but lower development cost  |
| Performance              | High performance and efficiency                | Configurable performance,<br>may not match ASICs |
| Application              | Suitable for specialized tasks                 | Suitable for prototyping, testing, flexibility   |
| Development Cycle        | Longer design cycle, requires chip fabrication | Shorter development cycle, no fabrication needed |
| Reusability              | Not reusable, specific to one application      | Reusable for different application               |

#### 2. Describe the evolution of programmable devices.

- In all the Programmable logic devices the first Programmable logic device developed is the Programmable Read-Only Memory.
- In Programmable Read-Only Memory the input provided to the digital circuit are worked as the address lines and the outputs of the digital circuit are worked as data lines. Thus PROM is an inefficient Programmable logic device for the logic circuits.
- The first device developed for implementing the logic circuits is the Field-Programmable Logic Array (FPLA), which is simply called PLA.
- PLA consists of two levels of logic gates, a programmable AND-plane followed by a programmable OR-plane.
- In PLA the inputs are logically AND together in AND-array and each AND-array output corresponds to the product term of the inputs.
- Further, each OR-array output is configured to produce the logical sum of any of the AND-array outputs
- PLAs are used to implement logic functions in sum-of-products form.
- In simple Programmable logic device architecture the main problem is the requirement of the programmable logic-planes.
- Many commercial PLD products are available in the market with the basic structure known as complex Programmable logic device (CPLDs).
- The largest capacity general purpose chips are the Mask-Programmable Gate Arrays (MPGAs).
- The MPGAs are nothing but the array of transistors which forms the logic circuit with the help of custom connecting interconnect.
- Although MPGAs are not in the category of programmable logic devices they are used to in Field- Programmable Gate Arrays (FPGA).

#### 3. Distinguish between PAL and PLA

| Parameter   | PAL                                                   | PLA                                                       |
|-------------|-------------------------------------------------------|-----------------------------------------------------------|
| Full Form   | Programmable Array Logic                              | Programmable Logic Array                                  |
| Structure   | Consists of fixed OR gates and programmable AND gates | Contains both programmable AND and OR gates               |
| Flexibility | Limited due to fixed OR gates                         | More flexible due to both AND and OR gate programmability |

| Design<br>Process  | Less complex, suitable for simpler logic designs         | More complex, suitable for larger and more complex designs                |
|--------------------|----------------------------------------------------------|---------------------------------------------------------------------------|
| Area<br>Efficiency | Less efficient due to fixed OR gates                     | More efficient due to flexible AND/OR gate arrangement                    |
| Usage              | Suitable for simpler designs and small-scale integration | Suitable for larger and more complex designs requiring higher flexibility |

- 4. Describe the composition of complex programmable logic design(CPLD)
- 5. Describe the structure of CPLD architecture



The figure shows the internal architecture of a typical CPLD. It consists of function blocks, input/output blocks, and an interconnect matrix. The devices are programmed using programmable elements that, depending on the technology of the manufacturer, can be EPROM cells, EEPROM cells, or Flash EPROM cells.

## **Function Blocks:**

- The AND plane still exists as shown by the crossing wires.
- The AND plane can accept inputs from the I/O blocks, other function blocks, or feedback from the same function block.
- The terms and then ORed together using a fixed number of OR gates, and terms are selected via a large multiplexer.
- The outputs of the mux can then be sent straight out of the block, or through a clocked flip-flop.

 This particular block includes additional logic such as a selectable exclusive OR and a master reset signal, in addition to being able to program the polarity at different stages.

#### I/O Blocks:



- The I/O block is used to drive signals to the pins of the CPLD device.
- Usually, a flip-flop is included.
- Also, some small amount of logic is included in the I/O block simply to add some more resources to the device.

#### Interconnect Matrix:

- It facilitates the connection of CLBs and IOBs, enabling signal routing between different parts of the CPLD for implementing complex logic functions.
- The CPLD interconnect is a very large programmable switch matrix that allows signals from all parts of the device to go to all other parts of the device.

## **Programmable Elements**

- Some CPLDs feature embedded memory blocks for storing configuration data or temporary variables, useful for implementing state machines or data buffers.
- Different manufacturers use different technologies to implement the programmable elements of a CPLD. The common technologies are Electrically Programmable Read Only Memory (EPROM), Electrically Erasable PROM (EEPROM) and Flash EPROM

# Note: For more detail refer the ppt.

6. Distinguish between CPLD and FPGA

| Feature               | CPLD                                                                                                  | FPGA                                                                                   |
|-----------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Architecture          | Contains pre-defined logic blocks with fixed interconnections                                         | Contains configurable logic blocks (CLBs) and programmable interconnects               |
| Logic Density         | Generally lower logic capacity and fewer resources                                                    | Typically higher logic capacity and more resources                                     |
| Interconnect          | Typically simpler and less flexible interconnect structure                                            | More complex and flexible interconnect structure                                       |
| Functionality         | Suited for simpler logic functions and glue logic                                                     | Suited for complex and high-performance applications                                   |
| Speed                 | Generally slower operating speeds                                                                     | Typically higher operating speeds                                                      |
| Power<br>Consumption  | Lower power consumption                                                                               | Higher power consumption                                                               |
| Design<br>Flexibility | Less flexible, typically used for simpler designs                                                     | More flexible, suitable for a wide range of designs                                    |
| Cost                  | Generally lower cost per logic element                                                                | Generally higher cost per logic element                                                |
| Application           | Suitable for applications with moderate logic complexity and low-to-moderate performance requirements | Suitable for applications with high logic complexity and high-performance requirements |

#### 7. Describe the structure of FPGA architecture



The architecture consists of configurable logic blocks, configurable I/O blocks, and programmable interconnect. Also, there will be clock circuitry for driving the clock signals to each logic block, and additional logic resources such as ALUs, memory, and decoders may be available. The two basic types of programmable elements for an FPGA are Static RAM and anti-fuses.



A basic FPGA architecture consists of thousands of fundamental elements called configurable logic blocks (CLBs) surrounded by a system of programmable interconnects, called a fabric, that routes signals between CLBs. Input/output (I/O) blocks interface between the FPGA and external devices.

Depending on the manufacturer, the CLB may also be referred to as a logic block (LB), a logic element (LE) or a logic cell (LC).

- 1. **Configurable Logic Blocks (CLBs):** CLBs are the fundamental building blocks of an FPGA. They contain combinational logic resources, such as Look-Up Tables (LUTs) and flip-flops, which can be configured to implement various logic functions.
- Input/Output Blocks (IOBs): IOBs provide the interface between the FPGA and external devices. They handle input and output signals, including buffering and support for different I/O standards.
- Programmable Interconnect: Interconnect resources consist of a network of programmable routing channels that allow signals to be routed between CLBs and IOBs. These routing resources enable flexible connectivity and facilitate the implementation of complex logic circuits.
- 4. **Block RAM:** FPGAs often include embedded memory blocks known as Block RAM. These RAM blocks provide on-chip storage for data and support various memory configurations and access modes.

- Clocking Resources: FPGA architectures include dedicated clock distribution networks to distribute clock signals to different parts of the device. This ensures synchronous operation and timing control within the FPGA design.
- 6. **Dedicated Hardware Resources:** Some FPGAs may incorporate specialized hardware blocks such as digital signal processing (DSP) slices, dedicated arithmetic units, or embedded microprocessors to support specific functions and accelerate certain operations.
- Configuration Memory: FPGAs use configuration memory to store the logic configuration that determines the behavior of the device. This memory can be volatile (SRAM-based) or non-volatile (anti-fuse-based or flash-based), allowing the FPGA to be reconfigured as needed.

#### 8. What are configurable logic blocks in FPGA







Configurable Logic Blocks (CLBs) are the fundamental building blocks of FPGA (Field-Programmable Gate Array) architectures. They are versatile units that contain a combination of configurable logic resources, such as Look-Up Tables (LUTs), flip-flops, multiplexers, and other components. CLBs can be programmed to implement various logic functions, including combinational logic, sequential logic, and arithmetic operations.

Key characteristics of CLBs in FPGAs include:

- Look-Up Tables (LUTs): LUTs are small memory units that store predefined logic functions or truth tables. They allow designers to implement custom logic functions by programming the values stored in the LUTs. Typically, LUTs have multiple inputs and a single output, enabling them to represent complex logic expressions.
- 2. Flip-Flops (Registers): CLBs often include flip-flops or registers for sequential logic operations. These storage elements can store binary values (0 or 1) and synchronize signals to the device's clock signal.
- 3. Multiplexers (Muxes): Multiplexers are used for routing signals within the CLB or between different CLBs and I/O blocks. They provide flexibility in connecting various inputs and outputs within the FPGA architecture.
- 4. Carry Logic: Some CLBs include dedicated carry logic for arithmetic operations, enabling efficient implementation of addition, subtraction, and other mathematical functions.

#### 9. What is a look up table? Where are they used in FPGAs.

- A Lookup Table is a memory unit storing predefined logic functions or truth tables.
- o Contains outputs for all possible combinations of input values.
- Retrieves output values based on applied input combinations.
- Extensively used to implement custom logic functions.
- Found in configurable logic blocks (CLBs) within FPGAs.
- Typically has multiple inputs (e.g., 4 or 6) and a single output.
- The number of inputs determines the size of the truth table.
- Each FPGA contains numerous LUTs arranged in CLBs.
- Allows for efficient implementation of various logic functions.

Consider an AND gate, This table is stored in a small RAM.

o Inputs A and B are the address pins and C is the data pin.

Every time your address pins are changing they are pointing at a different address entry and they are "reading out" the result which is 0 or 1 based on the inputs.

| Input A | Input B | Output C |
|---------|---------|----------|
| 0       | 0       | 0        |
| 0       | 1       | 0        |
| 1       | 0       | 0        |
| 1       | 1       | 1        |



# 10. Describe the FPGA design flow



## 1. Specification:

o External and internal block diagrams

- I/O pin descriptions and timing estimates
- o Estimated gate count, power consumption, and price
- Test procedures
- Living document, subject to change

## 2. Design Entry:

- Choose design entry method: schematic entry or HDL
- Select synthesis tool for HDL design
- Ensure design review for correctness and technology/method selection

#### 3. Designing the Chip:

- Top-down design approach
- Use logic compatible with chosen architecture
- Ensure synchronous design and address metastability, floating nodes, and bus contention

## 4. Simulation:

- o Simulate small sections before integration
- o Iterative design and simulation cycles
- Final design review after simulation

#### 5. Synthesis:

- Translate RTL to gate level using synthesis tools
- Optimize for timing and utilization

#### 6. Place and Route:

- Physically layout the chip
- Synthesize and optimize chip layout
- Post-layout simulation and review

#### 7. Testing:

- Program prototypes and integrate into system
- Test system operation and address minor issues
- Conduct burn-in test during production to ensure reliability

## 11. How do you write a specification for a FPGA

#### 1. External Block Diagram:

- Provide a visual representation showing how the FPGA interfaces with other components in the system.
- Include connections to external devices, buses, and other system modules.
- Specify the role of the FPGA in the overall system architecture.

## 2. Internal Block Diagram:

- Detail the major functional sections within the FPGA.
- Identify key components such as configurable logic blocks (CLBs), input/output blocks (IOBs), clock distribution networks, and memory blocks.
- Describe the interconnections between these components.

#### 3. Description of I/O Pins:

o List all I/O pins on the FPGA along with their functionalities.

- Specify the output drive capability for each pin, indicating the maximum current it can source or sink.
- o Define the input threshold level required for reliable signal detection.
- Include any special features or characteristics of the I/O pins.

#### 4. Timing Estimates:

- Provide timing requirements for input and output pins.
- Specify setup and hold times for input pins, indicating the minimum time before and after the clock edge when data must be stable.
- Define propagation times for output pins, indicating the maximum delay from the input change to the output response.
- o Include the desired clock cycle time for synchronous operation.

## 5. Estimated Gate Count and Package Type:

- Estimate the number of logic gates required for the FPGA design.
- Specify the desired package type for the FPGA, considering factors such as pin count, size, and thermal characteristics.

#### 6. Target Power Consumption:

- Define the maximum allowable power consumption for the FPGA.
- Provide guidelines for minimizing power usage through design optimization techniques.

# 7. Target Price:

 Establish a target price range for the FPGA, considering factors such as manufacturing costs, volume discounts, and budget constraints.

#### 8. Test Procedure:

- Outline the testing procedures to verify the functionality and performance of the FPGA.
- Specify test patterns, stimuli, and expected outcomes for functional verification.
- Define any specific test equipment or methodologies required for testing.

#### 12. Describe the structure of Xilinx spartan- 2 FPGA

#### • Configurable Logic Blocks (CLBs):

- Central logic structure containing functional elements for constructing most logic.
- Consists of logic cells (LCs) with a 4-input function generator, carry logic, and storage element.
- Each CLB contains four LCs organized into two similar slices.

## • Input/Output Blocks (IOBs):

- o Provide the interface between package pins and internal logic.
- Positioned around all logic and memory elements for easy routing of signals on and off the chip.

#### Delay-Locked Loops (DLLs):

- Four DLLs located at each corner of the die.
- Used for clock-distribution delay compensation and clock domain control.

#### Block RAM:

- Two columns of block RAM on opposite sides of the die, between CLBs and IOB columns.
- Each block RAM has 4096 bits.

#### • Interconnect:

 Versatile multi-level interconnect structure connecting CLBs, IOBs, block RAM, and DLLs.

#### Configuration Memory Cells:

- Used for storing configuration data that determines logic functions and interconnections.
- Allows unlimited reprogramming cycles, facilitating flexibility in FPGA usage.

## High-Volume Application Support:

 Spartan-II FPGAs are suitable for high-volume applications, offering a cost-effective solution for shortening product development cycles.

# • High Performance and Low-Cost Operation:

- Achieve high performance with system clock rates up to 200 MHz.
- Offer on-chip synchronous single-port and dual-port RAM, DLL clock drivers, programmable flip-flops, fast carry logic, and other features.

## Customization and Reprogrammability:

 Configuration data can be read from an external serial PROM or written into the FPGA in various modes, allowing customization and reprogramming as needed.

#### 13. Why do perform real number modelling for analog devices?

Real number modeling (RNM) for analog devices is performed for several reasons:

- 1. **Simulation Speed:** RNM allows simulation to be performed using digital solvers instead of traditional analog simulators like SPICE. Digital simulation is generally much faster than analog simulation, enabling quicker verification of mixed-signal designs.
- Ease of Integration: Integrating analog and digital components in a single simulation environment becomes easier with RNM. Since both analog and digital engineers are familiar with SystemVerilog, using RNM facilitates collaboration and reduces integration challenges.
- 3. **Reduced Complexity:** Traditional analog simulation involves complex mathematical models and requires expertise in SPICE simulation techniques. RNM simplifies the modeling process by representing analog blocks as signal flow models, which are easier to understand and simulate.
- 4. **Scalability:** RNM allows for scalable simulation, making it suitable for complex mixed-signal system-on-chip (SoC) designs. With the increasing complexity of modern semiconductor devices, scalable simulation techniques are essential for efficient verification.
- 5. **Performance Optimization:** By using digital solvers for high-speed simulation, RNM enables performance optimization of mixed-signal designs. Engineers can quickly iterate through design changes and evaluate their impact on system performance.

6. **Verification Efficiency:** RNM supports advanced verification methodologies like metric-driven verification (MDV) and higher-level verification languages such as SystemVerilog and UVM. These methodologies enhance verification efficiency and help ensure functional correctness of mixed-signal designs.

#### 14. What are the disadvantages of SPICE modelling of analog circuits in VLSI.

- Computational Intensity: SPICE simulations can be computationally intensive, especially for large analog circuits or circuits with complex behavior. The simulation time required for SPICE can be significantly longer compared to digital simulations, making it challenging to iterate quickly during the design process.
- 2. **Convergence Issues:** SPICE simulations may encounter convergence problems, particularly with circuits containing non-linear elements, feedback loops, or discontinuous behavior. Convergence issues can lead to simulation failures or inaccurate results, requiring manual intervention to resolve.
- Modeling Complexity: Creating accurate SPICE models for analog components often requires detailed knowledge of semiconductor physics and device characteristics. Modeling complex phenomena such as parasitic effects, temperature dependencies, and process variations can be challenging and time-consuming.
- 4. **Limited Integration:** Integrating analog and digital components within a single SPICE simulation environment can be complex. SPICE is primarily focused on analog simulation, and integrating digital logic requires additional tools or co-simulation techniques, leading to increased complexity and potential compatibility issues.
- Simulation Scalability: SPICE simulations may struggle to scale efficiently
  with increasing circuit complexity. As VLSI designs become larger and more
  intricate, SPICE simulations may become prohibitively slow or
  memory-intensive, limiting the size of circuits that can be effectively
  simulated.
- 6. Tool Availability and Cost: High-quality SPICE simulation tools often come with significant costs, both in terms of licensing fees and computational resources. Access to advanced SPICE simulators may be limited to larger organizations or research institutions, making it less accessible to individual designers or smaller companies.
- 7. Limited Support for Verification Methodologies: SPICE lacks built-in support for modern verification methodologies like constrained-random testing, coverage-driven verification, or assertion-based verification. Verifying complex analog circuits with SPICE may require manual testbench development and analysis, leading to increased effort and potential gaps in verification coverage.

#### 15. What are the mixed-signal design verification challenges

- 1. **Inter-Domain Interactions:** Complex interactions between analog and digital domains require careful verification to ensure smooth signal transitions.
- 2. **Signal Integrity:** Verification must address noise, jitter, crosstalk, and power supply noise to maintain signal quality across domains.
- 3. **Timing Closure:** Achieving timing closure is challenging due to different propagation delays and timing requirements of analog and digital circuits.
- 4. **Accuracy and Precision:** Analog circuits require high accuracy and precision in modeling to account for process variations and environmental factors.
- 5. **Modeling Complexity:** Creating accurate behavioral models for analog components can be complex and time-consuming.
- 6. **Tool Integration:** Integrating analog and digital simulation tools within a unified environment can be challenging.
- 7. **Verification Methodologies:** Mixed-signal verification requires specialized methodologies that address both analog and digital aspects.
- 8. **Coverage Metrics:** Defining comprehensive coverage metrics for mixed-signal designs is challenging due to diverse behaviors and interactions between components.

# 16. How can we model analog circuits using discrete representation

- 1. **Discretization of Time:** Analog signals are continuous, but for digital simulation, time is discretized into small time steps. This allows for the simulation of circuit behavior at specific time intervals.
- Discretization of Voltage/Current: Analog voltage and current signals are represented as discrete values at each time step. These values are usually stored in memory or calculated based on circuit equations.
- 3. **Circuit Equations:** Analog circuit equations, such as Kirchhoff's laws, Ohm's law, and device models, are discretized to calculate the voltage and current values at each time step.
- 4. **Solver Algorithms:** Discrete representations of analog circuits often require numerical solver algorithms to solve circuit equations at each time step. These algorithms simulate the behavior of the circuit over time.
- 5. **Quantization:** Analog signals are quantized to a finite number of bits to represent them in a digital system. This quantization introduces errors that must be considered in the modeling process.
- Integration with Digital Logic: Discrete analog models can be integrated into digital simulation environments, allowing for mixed-signal simulation of entire systems.

# 17. What is real number modelling?

Real number modeling (RNM) is a technique used in mixed-signal design to model analog circuit behavior using digital simulation methods. In RNM, analog blocks are represented using signal flow models, and digital solvers are employed for simulation

instead of analog simulators like SPICE. This approach eliminates convergence issues typical in analog simulation and allows for faster and more efficient verification of mixed-signal integrated circuits.

Key aspects of real number modeling include:

- Signal Flow Models: Analog circuits are represented as signal flow models, where the relationship between input and output signals is defined using mathematical equations.
- 2. **Digital Solvers:** Digital simulation tools and algorithms are used to solve the signal flow equations at discrete time intervals. This approach is faster and more scalable than traditional analog simulation techniques.
- 3. **Event-Driven Simulation:** RNM simulations are event-driven, meaning that changes in input signals trigger updates in the model, leading to more efficient simulation of transient behavior.
- 4. **No Convergence Issues:** Unlike analog simulators, RNM does not suffer from convergence issues, making it more robust and predictable for complex mixed-signal designs.

# 18. What are the additional features added for real number modelling in system Verilog

- 1. **User-Defined Types (UDTs):** SystemVerilog allows the definition of custom data types using the typedef keyword, enabling the creation of single-value real nettypes for modeling analog signals.
- 2. **User-Defined Resolution Functions (UDRs):** SystemVerilog supports the definition of custom resolution functions using the function keyword, which specifies how to combine user-defined types. This allows for more flexible handling of analog signals in mixed-signal designs.
- 3. **Interconnect Nets:** SystemVerilog introduces the concept of explicit interconnect nets, declared using the interconnect keyword, which provides a type-less generic net for connecting signals in mixed designs.
- 4. **Built-in Nettypes:** SystemVerilog provides built-in nettypes with a real datatype, which are equivalent to the Verilog-AMS real-wire wreal resolutions, simplifying the modeling of analog signals.
- 5. **IEEE 1800-2012 Compatibility:** The features added for real number modeling in SystemVerilog are compliant with the IEEE 1800-2012 standard, ensuring compatibility with existing design and verification methodologies.

## 19. What is the necessity of sensitive keyword in systemc.

- 1. **Event-Driven Simulation:** SystemC operates on an event-driven simulation model, where processes execute in response to specific events.
- 2. **Process Triggering:** The sensitive keyword specifies the events that trigger the execution of a process.

- Fine-Grained Control: Developers use sensitive to precisely control
  when processes should execute based on changes in signals, variables, or
  other events.
- Efficient Simulation: By specifying sensitivity, unnecessary process executions are avoided, leading to improved simulation performance and efficiency.
- 5. **Accurate Modeling:** Sensitivity specification ensures that processes execute in accordance with the timing requirements and dependencies of the hardware design, resulting in more realistic simulations.
- Modular Design: Sensitivity allows modules to encapsulate their behavior and dependencies, promoting modular design practices and enhancing reusability.

## 20. Describe the importance of INITIALIZATION block in systemc

- 1. **Setup Initialization:** It provides a designated area for initializing module variables, objects, and other resources before simulation begins. This ensures that the simulation starts in a well-defined state.
- Parameter Configuration: Module parameters can be set and configured within the INITIALIZATION block, allowing users to customize the behavior of the simulation easily.
- 3. **Static Initialization:** Variables and objects declared within the INITIALIZATION block are initialized statically, meaning they retain their values across simulation runs unless explicitly modified.
- 4. **Simulation Environment Setup:** Complex simulation environments often require initialization of various components such as test benches, stimulus generators, and models. The INITIALIZATION block provides a centralized location for setting up these components.
- 5. **Time-Zero Initialization:** Certain modules or components may require specific initialization procedures at time-zero (simulation start). The INITIALIZATION block allows for the execution of such initialization tasks precisely when the simulation begins.
- Debugging and Testing: During debugging and testing phases, the INITIALIZATION block enables developers to set initial conditions, initialize variables, and configure parameters to ensure correct behavior and facilitate troubleshooting.

## 21. Write example code involving event queue in system c.

```
#include <systemc.h>

// Define a simple module that emits events
SC_MODULE(EventProducer) {
    sc_event event; // Declare an event
```

```
void producer_thread() {
      wait(5, SC_NS); // Wait for 5 nanoseconds
      cout << "Event generated at time " << sc_time_stamp() <</pre>
endl;
      event.notify(); // Notify the event
      SC_CTOR(EventProducer) {
      // Define a thread for event generation
      SC_THREAD(producer_thread);
      }
};
// Define a module that consumes events
SC_MODULE(EventConsumer) {
      void consumer_thread() {
      cout << "Consumer waiting for event at time " <<</pre>
sc_time_stamp() << endl;</pre>
      // Wait for the event to occur
      wait(event);
      cout << "Event received at time " << sc_time_stamp() <<</pre>
end1;
      }
      SC CTOR(EventConsumer) {
      // Define a thread for event consumption
      SC_THREAD(consumer_thread);
      }
};
int sc_main(int argc, char* argv[]) {
      // Instantiate the event producer and consumer modules
      EventProducer producer("Producer");
      EventConsumer consumer("Consumer");
      // Start simulation
      sc_start();
      return 0;
}
```

## 22. Design example code involving semaphores in systemc

```
#include <systemc.h>
// Define a simple module that uses semaphores
SC_MODULE(SemaphoreUser) {
      sc_semaphore semaphore; // Declare a semaphore
      void producer thread() {
      for (int i = 0; i < 5; ++i) {
            // Wait for permission to access the shared resource
            semaphore.wait();
            cout << "Producing item " << i << " at time " <<</pre>
sc_time_stamp() << endl;</pre>
            // Simulate some processing time
            wait(1, SC NS);
            // Release the semaphore to allow other threads to
access the resource
            semaphore.post();
            // Simulate some idle time
            wait(2, SC_NS);
      }
      }
      void consumer_thread() {
      for (int i = 0; i < 5; ++i) {
            // Wait for permission to access the shared resource
            semaphore.wait();
            cout << "Consuming item " << i << " at time " <<</pre>
sc_time_stamp() << endl;</pre>
            // Simulate some processing time
            wait(1, SC_NS);
            // Release the semaphore to allow other threads to
access the resource
            semaphore.post();
            // Simulate some idle time
            wait(3, SC_NS);
      }
      }
      SC_CTOR(SemaphoreUser) : semaphore(1) { // Initialize
semaphore with initial count 1
      // Define threads for producing and consuming items
      SC_THREAD(producer_thread);
      SC THREAD(consumer thread);
      }
};
```

```
int sc_main(int argc, char* argv[]) {
    // Instantiate the semaphore user module
    SemaphoreUser user("User");

    // Start simulation
    sc_start();

    return 0;
}
```

- SemaphoreUser module contains two threads: producer\_thread and consumer\_thread.
- Both threads access a shared resource, and the semaphore controls access to this resource.
- The semaphore is initialized with an initial count of 1, meaning only one thread can access the resource at a time.
- Each thread waits for permission (wait()), performs its operation, and then releases the semaphore (post()).
- The simulation demonstrates how semaphores can be used to coordinate access to shared resources between multiple threads.

#### 23. Design example code involving mutex in systemc

```
#include <systemc.h>
// Define a simple module that uses mutex
SC MODULE(MutexUser) {
      sc mutex mutex; // Declare a mutex
      void thread_function() {
      for (int i = 0; i < 5; ++i) {
            // Acquire the mutex lock before accessing the shared
resource
            mutex.lock();
            cout << "Thread " <<</pre>
sc_get_current_process_handle().name() << " accessing resource at</pre>
time "
                  << sc_time_stamp() << endl;
            // Simulate some processing time
            wait(1, SC_NS);
            // Release the mutex lock after accessing the shared
resource
```

```
mutex.unlock();
            // Simulate some idle time
            wait(2, SC_NS);
      }
      }
      SC_CTOR(MutexUser) {
      // Define multiple threads that access the shared resource
      for (int i = 0; i < 2; ++i) {
            SC_THREAD(thread_function);
            // Set the name of the threads for identification
            char name[10];
            sprintf(name, "Thread%d", i);
            sc_thread_handle th =
sc_get_current_process_handle().get_child_object(name);
            th.set_name(name);
      }
      }
};
int sc_main(int argc, char* argv[]) {
      // Instantiate the mutex user module
     MutexUser user("User");
     // Start simulation
      sc start();
      return 0;
}
```

- MutexUser module contains multiple threads (thread\_function) that access a shared resource.
- A mutex is used to ensure that only one thread can access the resource at a time.
- Each thread locks the mutex before accessing the resource (lock()) and unlocks it afterward (unlock()).
- The simulation demonstrates how mutexes can be used to synchronize access to shared resources in concurrent programs.

## 24. With an example describe the process of generating trace files in systemc

Generating trace files in SystemC involves using the sc\_trace function to trace the signals of interest and then dumping the trace data to a file. Here's an example illustrating this process:

```
#include <systemc.h>
SC_MODULE(MyModule) {
      sc in<bool> clk;
      sc_in<int> data_in;
      sc_out<int> data_out;
      void process() {
      while (true) {
            // Wait for rising edge of clock
            wait(clk.posedge_event());
            // Read input data
            int input_data = data_in.read();
            // Process data (e.g., increment by 1)
            int output_data = input_data + 1;
            // Write output data
            data_out.write(output_data);
      }
      }
      SC_CTOR(MyModule) {
      SC_THREAD(process);
      sensitive << clk.pos();</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      // Declare signals
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<int> data_in;
      sc_signal<int> data_out;
      // Instantiate module
      MyModule my_module("my_module");
      my_module.clk(clk);
      my_module.data_in(data_in);
      my_module.data_out(data_out);
      // Open trace file
      sc_trace_file *tf = sc_create_vcd_trace_file("trace_file");
      // Trace signals
      sc_trace(tf, clk, "clk");
```

```
sc_trace(tf, data_in, "data_in");
sc_trace(tf, data_out, "data_out");

// Start simulation
sc_start(50, SC_NS);

// Change input data value
data_in.write(5);

// Continue simulation
sc_start(50, SC_NS);

// Close trace file
sc_close_vcd_trace_file(tf);

return 0;
}
```

#### In this example:

- We define a MyModule module with an input clock (clk), an input data port (data\_in), and an output data port (data\_out).
- Inside the process method of MyModule, we wait for the rising edge of the clock, read input data, process it, and write the output data.
- In the sc\_main function, we declare signals (clk, data\_in, data\_out), instantiate MyModule, and connect signals to module ports.
- We open a trace file using sc\_create\_vcd\_trace\_file.
- We trace the signals of interest (clk, data\_in, data\_out) using sc trace.
- We run the simulation for a certain duration (sc\_start).
- We change the value of the data\_in signal and continue the simulation.
- Finally, we close the trace file using sc\_close\_vcd\_trace\_file.

# **25.** Describe the steps involved in designing virtual prototypes of hardware design Designing virtual prototypes of hardware involves several steps, which can be

outlined as follows:

 Requirement Analysis: Understand the requirements of the hardware design, including its functionality, performance goals, interfaces, and constraints.

- 2. **System Architecture Design**: Define the high-level architecture of the system, including the main components, their interactions, communication protocols, and data flow.
- 3. **Component Selection**: Choose appropriate components for the virtual prototype, including processors, memory modules, peripherals, and other hardware elements, based on the system requirements and architecture.
- 4. **Modeling and Abstraction**: Create models for each hardware component using appropriate abstraction levels. This may include creating functional, transaction-level, or cycle-accurate models depending on the level of detail required for simulation.
- Integration: Integrate the individual hardware component models into a cohesive virtual prototype system. Ensure that the interfaces between components are correctly defined and implemented.
- 6. **Software Integration**: Integrate the software components of the system, such as operating systems, device drivers, and application software, with the hardware virtual prototype.
- 7. **Verification and Validation**: Verify the correctness and functionality of the virtual prototype through simulation and validation against the system requirements. This may involve running test scenarios, performing functional testing, and debugging any issues.
- 8. **Performance Analysis**: Analyze the performance of the virtual prototype to ensure that it meets the specified performance goals. This may include profiling software execution, analyzing system latency, throughput, and power consumption.
- Refinement and Optimization: Refine the virtual prototype design based on the results of verification, validation, and performance analysis. Optimize the design to improve performance, reduce resource usage, and meet any constraints.
- 10. Documentation and Reporting: Document the design process, architecture, models, simulation results, and any design decisions made during the development of the virtual prototype. Prepare reports and presentations to communicate the findings to stakeholders.
- 11. **Deployment and Use**: Deploy the virtual prototype for further development, testing, and evaluation. Use it as a platform for software development, system integration, and validation before proceeding to physical prototyping and fabrication.

## 26. Describe the advantages of designing virtual prototypes of hardware design

- 1. **Early Validation**: Validates functionality and performance before physical implementation.
- 2. **Faster Development**: Accelerates iteration and experimentation, speeding up the development cycle.
- 3. **Cost Savings**: Eliminates expenses associated with physical prototypes and allows for exploration of design alternatives.
- 4. **Flexibility**: Enables exploration of various design options and scalability for larger systems.

- 5. **Debugging and Testing**: Facilitates comprehensive testing and debugging in a controlled environment.
- 6. **Cross-Disciplinary Collaboration**: Promotes collaboration between hardware and software teams.
- 7. **Reduced Time to Market**: Shortens time to market for new products and technologies.
- 8. **Risk Mitigation**: Helps identify and address potential issues early in the design process, reducing risk.

## 27. Explain the need of early software design or left shift.

- Reduced Time to Market: Early software design allows software development to start in parallel with hardware design, leading to faster product development and time to market.
- Early Integration Testing: It enables early integration testing of software components with simulated or early hardware prototypes, facilitating the detection and resolution of integration issues sooner.
- 3. **Improved Requirements Understanding**: Collaborative software and hardware design helps in clarifying requirements and ensuring that both components are aligned with the intended functionality from the outset.
- 4. **Risk Reduction**: Identifying software design challenges early in the development process allows for timely mitigation strategies, reducing the risk of project delays or failures.
- 5. **Iterative Development**: Early software design promotes an iterative development approach, where software requirements and architecture can evolve alongside hardware development iterations, leading to more robust and optimized solutions.
- 6. **Resource Optimization**: It helps in optimizing resource allocation by identifying software requirements that may influence hardware design decisions, leading to more efficient use of resources.
- 7. **Customer Feedback Incorporation**: Allows for the incorporation of customer feedback and changes early in the development cycle, ensuring that the final product meets user expectations.
- 8. **Competitive Advantage**: Companies that embrace early software design gain a competitive advantage by delivering products to market faster, with improved quality and features that meet customer needs effectively.

# 28. Compare the strategies used in hardware/software co-development and early software development

| Aspect | Hardware/Software<br>Co-development | Early Software Development |
|--------|-------------------------------------|----------------------------|
|        |                                     |                            |

| Start Point                           | Hardware design typically starts first, followed by software development.                                                 | Software development starts in parallel with or before hardware design.                                            |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Integration<br>Approach               | Integration happens towards<br>the end of the development<br>cycle, leading to potential<br>issues with interoperability. | Early integration testing of software components with simulated or early hardware prototypes.                      |
| Iterative<br>Development              | Limited iterative cycles between hardware and software due to sequential development.                                     | Promotes an iterative development approach, allowing for continuous feedback and refinement.                       |
| Risk Management                       | Risks associated with software/hardware integration are addressed later in the process.                                   | Early identification and mitigation of software-related risks, reducing the likelihood of integration issues.      |
| Resource<br>Allocation                | Resource allocation is primarily focused on hardware development initially.                                               | Resource allocation considers both hardware and software requirements from the beginning.                          |
| Time to Market                        | Longer time to market due to sequential development and potential integration delays.                                     | Shortened time to market by enabling parallel development and early testing.                                       |
| Flexibility and Adaptability          | Limited flexibility to accommodate changes in software requirements late in the process.                                  | More adaptable to changes in software requirements, allowing for quick adjustments.                                |
| Customer<br>Feedback<br>Incorporation | Feedback from customers is addressed in later stages of development.                                                      | Customer feedback can be incorporated early in the process, leading to better alignment with user needs.           |
| Competitive<br>Advantage              | Less competitive advantage due to longer development cycles and potential integration issues.                             | Strong competitive advantage gained through faster delivery, improved quality, and responsiveness to market needs. |

## 29. Describe any 5 open-source software tools used for virtual prototyping

# 1. QEMU (Quick EMUlator):

- QEMU is a fast and versatile open-source emulator that can emulate various CPUs and platforms, making it suitable for virtual prototyping of embedded systems and software development.
- It supports emulation of both hardware and software components, enabling developers to test their code on different architectures without the need for physical hardware.

#### 2. Simics:

- Simics is a full-system simulator developed by Intel and now available as an open-source tool.
- It allows users to simulate complex systems at the instruction level, including processors, peripherals, networks, and entire systems.
- Simics provides a high level of accuracy and supports debugging, performance analysis, and system-level testing.

#### 3. **Gem5**:

- Gem5 is a modular platform for computer system architecture research and development.
- It provides a flexible and extensible framework for modeling CPUs, memory systems, caches, and other hardware components.
- Gem5 is widely used in academia and industry for performance evaluation, architectural exploration, and software development.

#### 4. VirtualBox:

- VirtualBox is a powerful open-source virtualization software that allows users to run multiple operating systems on a single host machine.
- It supports a wide range of guest operating systems and provides features such as snapshotting, networking, and USB device support.
- VirtualBox is suitable for virtual prototyping of software applications and systems that require testing across different environments.

#### 5. ROS (Robot Operating System):

- ROS is an open-source framework for building robot software applications.
- It provides libraries, tools, and conventions to simplify the development of robotic systems.
- ROS includes simulation tools such as Gazebo, which allow developers to simulate robot behavior in virtual environments before deploying them on physical hardware.

#### 30. Describe the recent trends in virtual prototyping

## 1. Increased Integration of Al and ML:

 Virtual prototyping tools are incorporating artificial intelligence (AI) and machine learning (ML) algorithms for tasks like optimization, performance analysis, and model generation.

#### 2. Cloud-Based Solutions:

 Cloud-based virtual prototyping platforms are becoming popular, offering scalability, flexibility, and accessibility to distributed teams for collaborative development and testing.

## 3. Hardware-Software Co-Design:

 There's a growing emphasis on hardware-software co-design in virtual prototyping, enabling developers to simulate the interaction between hardware and software components early in the design process.

## 4. Shift to System-Level Modeling:

 Virtual prototyping is moving towards system-level modeling, where entire systems, including hardware, software, and their interactions, are simulated to assess performance, power consumption, and other system-level metrics.

### 5. Integration of Cybersecurity Features:

 With the increasing importance of cybersecurity, virtual prototyping tools are integrating features for modeling and testing security mechanisms to identify and address vulnerabilities in early stages of development.

#### 6. Digital Twin Technologies:

 Virtual prototyping is leveraging digital twin technologies to create virtual replicas of physical systems or processes, enabling real-time monitoring, analysis, and optimization of both virtual and physical counterparts.

## 31. Describe the use of VP in SOC flow.

#### 1. Early Architecture Exploration:

 VP allows architects to explore various SoC architectures, including different configurations of processors, memory subsystems, and peripheral components, before committing to hardware implementation.

#### 2. Software Development:

 Software developers can start coding and testing software on virtual prototypes even before the actual hardware is available, accelerating the software development cycle.

#### 3. Hardware Verification:

 VP enables hardware engineers to verify hardware functionality and performance at the system level before physical implementation, reducing the risk of costly design errors.

# 4. Integration Testing:

 Virtual prototypes facilitate integration testing of hardware and software components, allowing engineers to validate system-level functionality and performance early in the development process.

#### 5. Performance Analysis:

 VP tools provide insights into system-level performance metrics such as power consumption, latency, and throughput, helping engineers optimize the SoC design for better efficiency and performance.

# 6. **Debugging and Validation**:

 Virtual prototypes serve as a platform for debugging and validating both hardware and software components, enabling engineers to identify and resolve issues early in the design cycle.

# 7. Firmware Development:

 Firmware developers can utilize virtual prototypes to develop and test firmware code for boot loaders, device drivers, and other low-level software components in a simulated environment.

# 8. Documentation and Training:

 Virtual prototypes can be used for creating documentation, tutorials, and training materials for designers, software developers, and other stakeholders involved in the SoC development process.

#### 32. What is an SoC?

A System-on-Chip (SoC) is an integrated circuit (IC) that integrates multiple hardware components, such as processors, memory, input/output interfaces, and sometimes even analog functions, onto a single chip. SoCs are designed to provide all the necessary components for a complete electronic system, typically for use in embedded systems, smartphones, tablets, IoT devices, and other compact and power-efficient applications.

# 33. Give an overview of CCI as related to systemc

CCI, or Configuration, Control, and Inspection, is a methodology used in SystemC for configuring and managing simulation environments. Here's an overview:

- 1. **Configuration**: CCI enables the configuration of SystemC models and simulation environments through a standardized interface. It allows users to dynamically set parameters, configure modules, and control simulation behavior without modifying the underlying model code.
- 2. **Control**: CCI provides mechanisms for controlling simulation execution, such as starting, stopping, pausing, and resuming simulations. This control allows for better integration with simulation environments and facilitates automated testing and verification processes.
- 3. **Inspection**: CCI facilitates the inspection of simulation state and internal model properties during runtime. Users can query the state of modules, extract simulation data, and perform analysis on-the-fly, enabling debugging, monitoring, and visualization of simulation results.
- 4. Standardized Interface: CCI defines a standardized interface for interacting with SystemC models, making it easier to integrate models from different sources and vendors into a unified simulation environment. This standardization promotes interoperability and reusability of SystemC components across different projects and platforms.
- 5. **Dynamic Configuration**: One of the key features of CCI is its support for dynamic configuration, allowing parameters and settings to be modified at runtime based on simulation conditions or user input. This flexibility enables

adaptive simulations that can adjust their behavior according to changing requirements or scenarios.

## 34. What are the problems being addressed in serial-TLM.

- 1. **Performance**: Serial TLM aims to improve simulation performance by reducing the overhead associated with transaction-level communication between modules. By transmitting data serially, rather than in parallel, the communication overhead is minimized, leading to faster simulation times.
- Scalability: Serial TLM provides better scalability compared to parallel TLM approaches, especially in scenarios with a large number of communicating modules. The reduced complexity of serial communication allows for more efficient resource utilization and better handling of complex system architectures.
- 3. **Synchronization**: Serial TLM helps in achieving better synchronization between communicating modules by simplifying the timing requirements. Since data is transmitted serially, there is inherently less need for precise timing alignment between sender and receiver, leading to easier synchronization in distributed systems.
- 4. Resource Efficiency: Serial TLM can improve resource efficiency by reducing the hardware and software resources required for communication. With fewer wires and less complex communication protocols, serial TLM implementations can be more lightweight and resource-friendly, making them suitable for embedded systems and resource-constrained environments.
- 5. Interoperability: Serial TLM can enhance interoperability between different modeling and simulation tools by providing a standardized communication protocol that is simpler to implement and understand. This simplification promotes compatibility and ease of integration between diverse system-level modeling frameworks and environments.

## 35. Construct a delay element using systemc

In

```
#include <systemc.h>

SC_MODULE(DelayElement) {
    sc_in<bool> in;
    sc_out<bool> out;

    void delay_process() {
    while (true) {
        // Wait for a change in the input
        wait(in.posedge_event() || in.negedge_event());
    }
}
```

```
// Wait for a small delay
            wait(1, SC_NS);
            // Assign the input value to the output after the delay
            out.write(in.read());
      }
      }
      SC_CTOR(DelayElement) {
      // Register the delay_process method as a process
      SC_THREAD(delay_process);
      }
};
int sc_main(int argc, char* argv[]) {
     // Define signals
      sc_signal<bool> input_signal;
      sc_signal<bool> output_signal;
     // Instantiate the delay element
      DelayElement delay("DelayElement");
     // Connect signals to the delay element
      delay.in(input_signal);
      delay.out(output_signal);
     // Set an initial value for the input signal
      input_signal.write(false);
     // Start the simulation
      sc_start(10, SC_NS); // Run the simulation for 10 nanoseconds
     // Change the input signal value
      input_signal.write(true);
     // Continue the simulation
      sc_start(10, SC_NS); // Run the simulation for another 10
nanoseconds
      return 0;
}
```

## 36. Design systemc code to design an encoder

```
#include <systemc.h>
SC MODULE(Encoder) {
      sc_in<sc_logic> in1;
      sc_in<sc_logic> in2;
      sc_out<sc_lv<4>> out;
      void encode() {
      if (in1.read() == SC_LOGIC_1 && in2.read() == SC_LOGIC_0) {
            out.write("0010");
      } else if (in1.read() == SC LOGIC 0 && in2.read() ==
SC_LOGIC_1) {
            out.write("0100");
      } else if (in1.read() == SC LOGIC 1 && in2.read() ==
SC_LOGIC_1) {
            out.write("1000");
      } else {
            out.write("0001");
      }
      }
      SC_CTOR(Encoder) {
      SC_METHOD(encode);
      sensitive << in1 << in2;</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      sc_signal<sc_logic> in1, in2;
      sc_signal<sc_lv<4>> out;
      Encoder encoder("encoder");
      encoder.in1(in1);
      encoder.in2(in2);
      encoder.out(out);
      sc_trace_file *tf =
sc_create_vcd_trace_file("encoder_waveform");
      sc_trace(tf, in1, "in1");
      sc trace(tf, in2, "in2");
      sc_trace(tf, out, "out");
      in1 = SC LOGIC 0;
      in2 = SC_LOGIC_0;
```

```
sc_start(1, SC_NS);
in1 = SC_LOGIC_1;
in2 = SC_LOGIC_0;
sc_start(1, SC_NS);
in1 = SC_LOGIC_0;
in2 = SC_LOGIC_1;
sc_start(1, SC_NS);
in1 = SC_LOGIC_1;
in2 = SC_LOGIC_1;
sc_start(1, SC_NS);
sc_start(1, SC_NS);
```

## 37. Design systemc code for a memory

```
#include <systemc.h>
#define MEM_SIZE 1024
SC_MODULE(Memory) {
      sc_in<sc_uint<32>> address;
      sc_inout_rv<32> data;
      sc_in<bool> enable;
      sc_in<bool> write;
      sc_lv<32> memory[MEM_SIZE];
      void read_write() {
      if (enable.read()) {
            if (write.read()) {
                  memory[address.read()] = data.read();
                  cout << "Memory write: Address " <<</pre>
address.read() << ", Data " << data.read() << endl;</pre>
            } else {
                  data.write(memory[address.read()]);
```

```
cout << "Memory read: Address " <<</pre>
address.read() << ", Data " << data.read() << endl;</pre>
           }
     }
     }
     SC_CTOR(Memory) {
     SC_METHOD(read_write);
     sensitive << address << data << enable << write;</pre>
     }
};
int sc_main(int argc, char* argv[]) {
     sc_signal<sc_uint<32>> address;
     sc_signal_rv<32> data;
     sc_signal<bool> enable;
     sc_signal<bool> write;
     Memory mem("memory");
     mem.address(address);
     mem.data(data);
     mem.enable(enable);
     mem.write(write);
     address = 0;
     enable = true;
     write = true;
     sc_start(1, SC_NS);
     enable = false;
     sc_start(1, SC_NS);
     enable = true;
     write = false;
     sc_start(1, SC_NS);
     return 0;
}
```

## 38. Design systemc code to convert 3 bit binary code to grey code

```
#include <systemc.h>
SC MODULE(BinaryToGray) {
      sc_in<sc_uint<3>> binary;
      sc_out<sc_uint<3>> gray;
      void convert() {
      sc_uint<3> b = binary.read();
      sc_uint<3> g;
      g[0] = b[0];
      g[1] = b[0] ^ b[1];
      g[2] = b[1] ^ b[2];
      gray.write(g);
      }
      SC_CTOR(BinaryToGray) {
      SC_METHOD(convert);
      sensitive << binary;</pre>
};
int sc_main(int argc, char* argv[]) {
      sc_signal<sc_uint<3>> binary;
      sc_signal<sc_uint<3>> gray;
      BinaryToGray bin_to_gray("bin_to_gray");
      bin_to_gray.binary(binary);
      bin_to_gray.gray(gray);
      binary = 3; // Binary input: 011
      sc_start(1, SC_NS);
      cout << "Binary: " << binary.read() << ", Gray: " <<</pre>
gray.read() << endl;</pre>
      return 0;
}
```

## 39. Design systemc code to convert 4 bit grey code to BCD

```
#include <systemc.h>
SC MODULE(GrayToBCD) {
      sc_in<sc_uint<4>> gray;
      sc_out<sc_uint<4>> bcd;
      void convert() {
      sc_uint<4> g = gray.read();
      sc_uint<4> b;
      b[0] = g[0];
      b[1] = b[0] ^ g[1];
      b[2] = b[1] ^ g[2];
      b[3] = b[2] ^ g[3];
      bcd.write(b);
      }
      SC_CTOR(GrayToBCD) {
      SC_METHOD(convert);
      sensitive << gray;</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      sc_signal<sc_uint<4>> gray;
      sc_signal<sc_uint<4>> bcd;
      GrayToBCD gray_to_bcd("gray_to_bcd");
      gray_to_bcd.gray(gray);
      gray_to_bcd.bcd(bcd);
      gray = 7; // Gray input: 0111
      sc_start(1, SC_NS);
      cout << "Gray: " << gray.read() << ", BCD: " << bcd.read()</pre>
<< endl;
      return 0;
}
```

## 40. Design systemc code to design memory. Also store the previous command.

```
#include <systemc.h>
#define MEM SIZE 16 // Memory size in words
SC_MODULE(Memory) {
      sc in<bool> clk;
      sc in<bool> enable;
      sc_in<sc_uint<4>> addr;
      sc_in<sc_uint<8>> data_in;
      sc_out<sc_uint<8>> data_out;
      sc_uint<8> mem[MEM_SIZE];
      sc_uint<8> prev_data_in;
      void read write() {
      if (enable.read() == 1) {
            if (addr.read() < MEM_SIZE) {</pre>
                  if (clk.event() && clk.read() == 1) {
                  // Write operation on rising clock edge
                  mem[addr.read()] = data_in.read();
                  prev_data_in = data_in.read();
                  } else {
                  // Read operation
                  data_out.write(mem[addr.read()]);
            } else {
                  cout << "Error: Address out of range" << endl;</pre>
            }
      }
      }
      SC_CTOR(Memory) {
      SC_METHOD(read_write);
      sensitive << clk.pos();</pre>
      sensitive << enable;</pre>
      sensitive << addr;
      sensitive << data_in;</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 1, SC_NS);
      sc signal<bool> enable;
      sc_signal<sc_uint<4>> addr;
      sc_signal<sc_uint<8>> data_in;
```

```
sc_signal<sc_uint<8>> data_out;
      Memory mem("mem");
      mem.clk(clk);
      mem.enable(enable);
      mem.addr(addr);
      mem.data_in(data_in);
      mem.data_out(data_out);
      enable = 1;
      addr = 0;
      data in = 0;
      // Write to memory
      addr = 5;
      data_in = 0xAB;
      sc_start(10, SC_NS);
      // Read from memory
      addr = 5;
      sc_start(10, SC_NS);
      cout << "Data read from memory: " << data_out.read() <<</pre>
endl;
      // Previous command
      cout << "Previous command data: " << mem.prev_data_in <<</pre>
endl;
      return 0;
}
```

# Design the following fsm using systems with monitor and driver 41. output 1 if number of 0 is odd and number 1 is even

```
#include <systemc.h>

SC_MODULE(Monitor) {
    sc_in<bool> clk;
    sc_in<bool> data;

    void monitor_process() {
    cout << "@" << sc_time_stamp() << ": Received data = " << data.read() << endl;</pre>
```

```
SC_CTOR(Monitor) {
      SC_METHOD(monitor_process);
      sensitive << clk.pos();</pre>
      }
};
SC_MODULE(Driver) {
      sc_out<bool> data;
      sc_event send_event;
      void driver_process() {
      data.write(0); // Initial data
      while (true) {
            wait(send_event); // Wait for the event to send data
            // Toggle data between 0 and 1
            data.write(1 - data.read());
      }
      }
      SC_CTOR(Driver) {
      SC_THREAD(driver_process);
      }
};
SC_MODULE(Counter) {
      sc_in<bool> clk;
      sc_in<bool> data;
      sc_out<bool> output;
      int zero_count;
      int one_count;
      void counter_process() {
      zero_count = 0;
      one_count = 0;
      while (true) {
            wait(clk.pos());
            if (data.read() == 0) {
                  zero_count++;
            } else {
```

```
one_count++;
            }
            // Output 1 if zero count is odd and one count is even
            output.write(zero_count % 2 != 0 && one_count % 2 ==
0);
      }
      }
      SC_CTOR(Counter) {
      SC_THREAD(counter_process);
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<bool> data;
      sc_signal<bool> output;
      Monitor monitor("monitor");
      monitor.clk(clk);
      monitor.data(data);
      Driver driver("driver");
      driver.data(data);
      Counter counter("counter");
      counter.clk(clk);
      counter.data(data);
      counter.output(output);
      sc_start(100, SC_NS);
      return 0;
}
```

### 42. output 1 if 011 is present as a substring

```
#include <systemc.h>

SC_MODULE(Monitor) {
    sc_in<bool> clk;
    sc_in<bool> data_in;
```

```
void monitor_process() {
      cout << "@" << sc_time_stamp() << ": Received data = " <</pre>
data_in.read() << endl;</pre>
      }
      SC_CTOR(Monitor) {
      SC_METHOD(monitor_process);
      sensitive << clk.pos();</pre>
      }
};
SC_MODULE(Driver) {
      sc_out<bool> data_out;
      sc_event send_event;
      void driver_process() {
      string message = "101110110101010"; // Example message
      int index = 0;
      while (true) {
            wait(send_event); // Wait for the event to send data
            // Send data
            data_out.write(message[index] == '1');
            index = (index + 1) % message.length();
      }
      }
      SC_CTOR(Driver) {
      SC_THREAD(driver_process);
      }
};
SC_MODULE(SubstrDetector) {
      sc_in<bool> clk;
      sc_in<bool> data_in;
      sc_out<bool> output;
      enum States {IDLE, STATE1, STATE2, STATE3} state;
      void fsm_process() {
      while (true) {
            switch (state) {
                  case IDLE:
                  if (data_in.read()) {
```

```
state = STATE1;
                  }
                  break;
                  case STATE1:
                  if (data_in.read()) {
                        state = STATE2;
                  } else {
                        state = IDLE;
                  }
                  break;
                  case STATE2:
                  if (data_in.read()) {
                        state = STATE3;
                  } else {
                        state = IDLE;
                  }
                  break;
                  case STATE3:
                  if (!data_in.read()) {
                         state = IDLE;
                  } else {
                        output.write(true);
                        state = IDLE;
                  }
                  break;
            wait(clk.pos());
      }
      }
      SC_CTOR(SubstrDetector) {
      SC_THREAD(fsm_process);
      sensitive << clk.pos();</pre>
      state = IDLE;
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<bool> data;
      sc_signal<bool> output;
      Monitor monitor("monitor");
      monitor.clk(clk);
      monitor.data_in(data);
```

```
Driver driver("driver");
  driver.data_out(data);

SubstrDetector detector("detector");
  detector.clk(clk);
  detector.data_in(data);
  detector.output(output);

sc_start(100, SC_NS);

return 0;
}
```

## 43. output 1 if 100 is present at the end of the string

```
#include <systemc.h>
SC_MODULE(Monitor) {
      sc_in<bool> clk;
      sc_in<bool> data_in;
      void monitor_process() {
      cout << "@" << sc_time_stamp() << ": Received data = " <</pre>
data_in.read() << endl;</pre>
      }
      SC_CTOR(Monitor) {
      SC_METHOD(monitor_process);
      sensitive << clk.pos();</pre>
};
SC_MODULE(Driver) {
      sc out<bool> data out;
      sc_event send_event;
      void driver_process() {
      string message = "101110110101010100"; // Example message
      int index = 0;
      while (true) {
            wait(send_event); // Wait for the event to send data
            // Send data
```

```
data_out.write(message[index] == '1');
            index = (index + 1) % message.length();
      }
      }
      SC_CTOR(Driver) {
      SC_THREAD(driver_process);
      }
};
SC_MODULE(SubstrDetector) {
      sc_in<bool> clk;
      sc_in<bool> data_in;
      sc_out<bool> output;
      enum States {IDLE, STATE1, STATE2, STATE3} state;
      void fsm_process() {
      while (true) {
            switch (state) {
                  case IDLE:
                  if (data_in.read()) {
                        state = STATE1;
                  }
                  break;
                  case STATE1:
                  if (data_in.read()) {
                        state = STATE2;
                  } else {
                        state = IDLE;
                  }
                  break;
                  case STATE2:
                  if (data_in.read()) {
                        state = STATE3;
                  } else {
                        state = IDLE;
                  }
                  break;
                  case STATE3:
                  if (!data_in.read()) {
                        state = IDLE;
                  } else {
                        output.write(true);
                        state = IDLE;
                  }
```

```
break;
            wait(clk.pos());
      }
      }
      SC_CTOR(SubstrDetector) {
      SC_THREAD(fsm_process);
      sensitive << clk.pos();</pre>
      state = IDLE;
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<bool> data;
      sc_signal<bool> output;
      Monitor monitor("monitor");
      monitor.clk(clk);
      monitor.data_in(data);
      Driver driver("driver");
      driver.data_out(data);
      SubstrDetector detector("detector");
      detector.clk(clk);
      detector.data_in(data);
      detector.output(output);
      sc_start(100, SC_NS);
      return 0;
}
```

### 44. given input alphabet to be 0 - 9 output 1 if the string is divisible by 5

```
#include <systemc.h>

SC_MODULE(Monitor) {
    sc_in<bool> clk;
    sc_in<int> data_in;
```

```
void monitor_process() {
      cout << "@" << sc_time_stamp() << ": Received data = " <</pre>
data_in.read() << endl;</pre>
      }
      SC_CTOR(Monitor) {
      SC_METHOD(monitor_process);
      sensitive << clk.pos();</pre>
      }
};
SC_MODULE(Driver) {
      sc_out<int> data_out;
      sc_event send_event;
      void driver_process() {
      int num = 0;
      while (true) {
            wait(send_event); // Wait for the event to send data
            data out.write(num);
            num = (num + 1) % 10; // Increment number from 0 to 9
cyclically
      }
      }
      SC_CTOR(Driver) {
      SC_THREAD(driver_process);
      }
};
SC_MODULE(DivisibleBy5Checker) {
      sc_in<bool> clk;
      sc_in<int> data_in;
      sc_out<bool> output;
      void check_divisibility() {
      while (true) {
            int num = data_in.read();
            if (num % 5 == 0) {
                  output.write(true);
            } else {
                  output.write(false);
            wait();
```

```
}
      SC_CTOR(DivisibleBy5Checker) {
      SC_THREAD(check_divisibility);
      sensitive << clk.pos();</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<int> data;
      sc_signal<bool> output;
      Monitor monitor("monitor");
      monitor.clk(clk);
      monitor.data_in(data);
      Driver driver("driver");
      driver.data_out(data);
      DivisibleBy5Checker checker("checker");
      checker.clk(clk);
      checker.data_in(data);
      checker.output(output);
      sc_start(100, SC_NS);
      return 0;
}
```

## 45. output 1 if 100 is present at the beginning of the string

```
#include <systemc.h>

SC_MODULE(Monitor) {
    sc_in<bool> clk;
    sc_in<int> data_in;

    void monitor_process() {
    cout << "@" << sc_time_stamp() << ": Received data = " << data_in.read() << endl;
    }
}</pre>
```

```
SC_CTOR(Monitor) {
      SC_METHOD(monitor_process);
      sensitive << clk.pos();</pre>
      }
};
SC_MODULE(Driver) {
      sc_out<int> data_out;
      sc_event send_event;
      void driver_process() {
      int num = 0;
      while (true) {
            wait(send_event); // Wait for the event to send data
            data_out.write(num);
            num = (num + 1) % 10; // Increment number from 0 to 9
cyclically
      }
      }
      SC_CTOR(Driver) {
      SC_THREAD(driver_process);
      }
};
SC_MODULE(StartsWith100Checker) {
      sc_in<bool> clk;
      sc_in<int> data_in;
      sc_out<bool> output;
      void check_start() {
      while (true) {
            int num1 = data_in.read();
            wait();
            int num2 = data_in.read();
            wait();
            int num3 = data_in.read();
            if (num1 == 1 \&\& num2 == 0 \&\& num3 == 0) {
                  output.write(true);
            } else {
                  output.write(false);
            }
      }
      }
```

```
SC_CTOR(StartsWith100Checker) {
      SC_THREAD(check_start);
      sensitive << clk.pos();</pre>
      }
};
int sc_main(int argc, char* argv[]) {
      sc_clock clk("clk", 10, SC_NS);
      sc_signal<int> data;
      sc_signal<bool> output;
      Monitor monitor("monitor");
      monitor.clk(clk);
      monitor.data_in(data);
      Driver driver("driver");
      driver.data_out(data);
      StartsWith100Checker checker("checker");
      checker.clk(clk);
      checker.data_in(data);
      checker.output(output);
      sc_start(100, SC_NS);
      return 0;
}
```